🖥️ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.
-
Updated
Sep 28, 2025 - VHDL
🖥️ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.
💻 A damn small msp430-compatible customizable soft-core microcontroller-like processor system written in platform-independent VHDL.
Virtual processor co-simulation element for Verilog, VHDL and SystemVerilog environments
Custom 64-bit pipelined RISC processor
HARV - HArdened Risc-V
Dual-core 16-bit RISC processor
A Simple 5-stage 32-bit pipelined processor with Harvard architecture and a RISC-like instruction set architecture.
An implementation of the LC-3 architecture in VHDL, as described in the book "Introduction to Computing Systems by P&P".
MIPS Pipelined CPU simulation using VHDL language
An 8-bit processor in VHDL based on a simple instruction set
Forked from ZIKOAR's 32-bit-processor-with-vhdl repository.
A simple 5-stage pipelined processor following Harvard's architecture. The processor has RISC-like ISA. There are eight 2-byte general-purpose registers, and another three special-purpose registers (Program Counter, Exception Program Counter, Stack Pointer). The memory address space is 1 MB of 16-bit width and is word addressable.
A VHDL implementation of the Minimal Machine processor taught at the Karlsruhe Institute of Technology.
Add a description, image, and links to the processor topic page so that developers can more easily learn about it.
To associate your repository with the processor topic, visit your repo's landing page and select "manage topics."